The 'LS297 can perform the classic first-order phase-locked loop function without using analog components. The accuracy of the digital phase-locked loop (DPLL) is not affected by VCC and temperature variations, but depends solely on accuracies of the K clock, I/D clock, and loop propagation delays. The I/D clock frequency and the divide-by-N modulos will determine the center frequency of the DPLL. The center frequency is defined by the relationship fc = I/D Clock /2N(Hz).

特性

  • Digital Design Avoids Analog Compensation Errors
  • Easily Cascadable for Higher Order Loops
  • Useful Frequency from DC to:
    • 50 MHz Typical (K Clock)
    • 35 MHz Typical (I/D Clock)

品牌索引

产品分类

二极管

USB

三极管

可控硅(晶闸管)

场效应管(MOSFET)

集成电路

连接器

LED系列产品

电感器

继电器

传感器

电容器

电阻器

保护器件

光电器件

压电晶体

开关原件

功率模块

FIGURE 1-SIMPLIFIED BLOCK DIAGRAM